5

ii) EEPROM

## 1 R N C S

## RNS Institute of Technology Department of CSE III Semester - II Test – November 2020 Computer Organization (18CS34)

Duration: 90 mins. Max Marks: 50 Time: 8:30-10:00 am Date: 01/12/2020

**BCL** 

L1

L1

CO<sub>3</sub>

CO<sub>3</sub>

NOTE: Answer FIVE full questions.

Don't write anything on question paper other than USN.

Q.No. Questions Marks

1 a) List the advantages of interrupt controlled I/O over program controlled I/O.

b) When is the usefulness of DMA transfer evident? What is the role of 2+4 processor during DMA transfer?

OR

|   |    | OK .                                                                 |     |    |     |
|---|----|----------------------------------------------------------------------|-----|----|-----|
| 2 | a) | What is the role of following registers in display interface?        | 2   | L1 | CO3 |
|   |    | i) DIRQ                                                              |     |    |     |
|   |    | ii) DEN                                                              |     |    |     |
|   | b) | Discuss the two methods to handle simultaneous requests?             | 4+4 | L2 |     |
|   |    |                                                                      |     |    |     |
| 3 | a) | Discuss how vectored interrupts reduce the polling time of the       | 4   | L2 | CO3 |
|   |    | processor?                                                           |     |    |     |
|   | b) | Which registers are helpful during DMA transfer? Mention their uses. | 6   |    |     |
|   |    | OR                                                                   |     |    |     |
| 4 | a) | Define                                                               | 6   | L1 | CO3 |
|   |    | i) Bus arbitration.                                                  |     |    |     |
|   |    | ii) Cycle stealing                                                   |     |    |     |
|   |    | iii) Burst mode data transfer                                        |     |    |     |
|   | b) | Explain centralized bus arbitration along with suitable diagram to   | 4   | L2 | CO3 |
|   |    | become bus master.                                                   |     |    |     |
|   |    |                                                                      |     |    |     |

| ) | a) | How distributed bus arbitration is different from centralized bus arbitration. Justify your answer with suitable example and block diagram. |   | L2 | CO3 |
|---|----|---------------------------------------------------------------------------------------------------------------------------------------------|---|----|-----|
|   | b) | Discuss how write buffers and prefetching techniques are helpful in                                                                         | 4 | L2 | CO4 |

| L |    |    | cache performance cimaneement.                                |     |    |     |  |  |
|---|----|----|---------------------------------------------------------------|-----|----|-----|--|--|
|   | OR |    |                                                               |     |    |     |  |  |
|   | 6  | a) | List any 3 difference between SRAM (Static RAM) and DRAM      | 3   | L1 | CO4 |  |  |
|   |    |    | (Dynamic RAM).                                                |     |    |     |  |  |
|   |    | b) | Briefly explain the structure of a ROM cell and discuss about | 3+4 | L2 | CO4 |  |  |
|   |    |    | i) EPROM                                                      |     |    |     |  |  |

| 7 | a) | Illustrate the burst read of length 4 in SDRAM (Synchronous DRAM) | 6   | L3 | CO4 |
|---|----|-------------------------------------------------------------------|-----|----|-----|
|   |    | with suitable timing diagram.                                     |     |    |     |
|   | b) | Consider main memory with 8M blocks with 32 words in each block.  | 2+2 | L3 | CO4 |

|    |    | to transfer the first word and clock rate of the processor is 100MHz, what is the memory latency?                                                                                                                                                                                                                                                                                                                                                          |   |    |     |
|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|----|-----|
|    | 1  | OR                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |    |     |
| 8  | a) | Summarize direct and set associative mapping techniques along with suitable diagram and divisions in main memory address.                                                                                                                                                                                                                                                                                                                                  | 8 | L2 | CO4 |
|    | b) | Calculate the total access time if 20 out of 100 instructions are available in the cache , miss penalty is 0.020ms and cache access time is 5 $\mu$ sec.                                                                                                                                                                                                                                                                                                   | 2 | L3 | CO4 |
| 9  | a) | Consider main memory having 64K words, cache having 1K words. Block size is 128 words. Answer the following questions: i) How many bits are there in MM address? ii) How many bits are there in tag, block and word fields? iii) How bits are there in tag and word if associative mapping is used? iv) How many bits will be there in tag, set and word fields if set associative mapping is used if 2 block per set is used? if 4 block per set is used? | 8 | L2 | CO4 |
|    | b) | Identify the technique used to achieve fast page data transfer mode in DRAM.                                                                                                                                                                                                                                                                                                                                                                               | 2 | L4 | CO4 |
|    | •  | OR                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   | •  |     |
| 10 | a) | Discuss how 1K memory is organized as 32x 32 memory cell array? Explain why the address is divided in to row and column address?                                                                                                                                                                                                                                                                                                                           | 6 | L2 | CO4 |
|    | b) | To organize 8M x 32 memory using 512K x 8, how many i) Address lines are needed? ii) Rows, columns and chips needed?                                                                                                                                                                                                                                                                                                                                       | 4 | L3 | CO4 |

## **Course Outcomes (CO):**

- Explore different ways of communicating with I/O devices and interfaces. Design and evaluate the performance of memory systems. CO3
- CO4